1999-04-16 01:35:26 +00:00
|
|
|
/* arminit.c -- ARMulator initialization: ARM6 Instruction Emulator.
|
|
|
|
Copyright (C) 1994 Advanced RISC Machines Ltd.
|
|
|
|
|
|
|
|
This program is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 2 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program; if not, write to the Free Software
|
2005-05-12 07:36:59 +00:00
|
|
|
Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
|
1999-04-16 01:35:26 +00:00
|
|
|
|
|
|
|
#include "armdefs.h"
|
|
|
|
#include "armemu.h"
|
2003-03-27 17:13:33 +00:00
|
|
|
#include "dbg_rdi.h"
|
1999-04-16 01:35:26 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Definitions for the emulator architecture *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
void ARMul_EmulateInit (void);
|
|
|
|
ARMul_State *ARMul_NewState (void);
|
|
|
|
void ARMul_Reset (ARMul_State * state);
|
|
|
|
ARMword ARMul_DoCycle (ARMul_State * state);
|
|
|
|
unsigned ARMul_DoCoPro (ARMul_State * state);
|
|
|
|
ARMword ARMul_DoProg (ARMul_State * state);
|
|
|
|
ARMword ARMul_DoInstr (ARMul_State * state);
|
|
|
|
void ARMul_Abort (ARMul_State * state, ARMword address);
|
|
|
|
|
|
|
|
unsigned ARMul_MultTable[32] =
|
|
|
|
{ 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9,
|
|
|
|
10, 10, 11, 11, 12, 12, 13, 13, 14, 14, 15, 15, 16, 16, 16
|
|
|
|
};
|
|
|
|
ARMword ARMul_ImmedTable[4096]; /* immediate DP LHS values */
|
|
|
|
char ARMul_BitList[256]; /* number of bits in a byte table */
|
1999-04-16 01:35:26 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Call this routine once to set up the emulator's tables. *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
void
|
|
|
|
ARMul_EmulateInit (void)
|
|
|
|
{
|
|
|
|
unsigned long i, j;
|
1999-04-16 01:35:26 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
for (i = 0; i < 4096; i++)
|
|
|
|
{ /* the values of 12 bit dp rhs's */
|
|
|
|
ARMul_ImmedTable[i] = ROTATER (i & 0xffL, (i >> 7L) & 0x1eL);
|
1999-04-16 01:35:26 +00:00
|
|
|
}
|
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
for (i = 0; i < 256; ARMul_BitList[i++] = 0); /* how many bits in LSM */
|
|
|
|
for (j = 1; j < 256; j <<= 1)
|
|
|
|
for (i = 0; i < 256; i++)
|
|
|
|
if ((i & j) > 0)
|
|
|
|
ARMul_BitList[i]++;
|
|
|
|
|
|
|
|
for (i = 0; i < 256; i++)
|
|
|
|
ARMul_BitList[i] *= 4; /* you always need 4 times these values */
|
1999-04-16 01:35:26 +00:00
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Returns a new instantiation of the ARMulator's state *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
ARMul_State *
|
|
|
|
ARMul_NewState (void)
|
|
|
|
{
|
|
|
|
ARMul_State *state;
|
|
|
|
unsigned i, j;
|
|
|
|
|
|
|
|
state = (ARMul_State *) malloc (sizeof (ARMul_State));
|
|
|
|
memset (state, 0, sizeof (ARMul_State));
|
|
|
|
|
|
|
|
state->Emulate = RUN;
|
|
|
|
for (i = 0; i < 16; i++)
|
|
|
|
{
|
|
|
|
state->Reg[i] = 0;
|
|
|
|
for (j = 0; j < 7; j++)
|
|
|
|
state->RegBank[j][i] = 0;
|
1999-04-16 01:35:26 +00:00
|
|
|
}
|
2000-02-05 07:30:26 +00:00
|
|
|
for (i = 0; i < 7; i++)
|
|
|
|
state->Spsr[i] = 0;
|
2000-09-15 23:55:50 +00:00
|
|
|
|
2000-11-30 01:55:12 +00:00
|
|
|
/* state->Mode = USER26MODE; */
|
|
|
|
state->Mode = USER32MODE;
|
2000-02-05 07:30:26 +00:00
|
|
|
|
|
|
|
state->CallDebug = FALSE;
|
|
|
|
state->Debug = FALSE;
|
|
|
|
state->VectorCatch = 0;
|
|
|
|
state->Aborted = FALSE;
|
|
|
|
state->Reseted = FALSE;
|
|
|
|
state->Inted = 3;
|
|
|
|
state->LastInted = 3;
|
|
|
|
|
|
|
|
state->MemDataPtr = NULL;
|
|
|
|
state->MemInPtr = NULL;
|
|
|
|
state->MemOutPtr = NULL;
|
|
|
|
state->MemSparePtr = NULL;
|
|
|
|
state->MemSize = 0;
|
|
|
|
|
|
|
|
state->OSptr = NULL;
|
|
|
|
state->CommandLine = NULL;
|
|
|
|
|
* XScale coprocessor support.
2001-04-18 matthew green <mrg@redhat.com>
* armcopro.c (write_cp15_reg): Set CHANGEMODE if endianness changes.
(read_cp15_reg): Make non-static.
(XScale_cp15_LDC): Update for write_cp15_reg() change.
(XScale_cp15_MCR): Likewise.
(XScale_cp15_write_reg): Likewise.
(XScale_check_memacc): New function. Check for breakpoints being
activated by memory accesses. Does not support the Branch Target
Buffer.
(XScale_set_fsr_far): New function. Set FSR and FAR for XScale.
(XScale_debug_moe): New function. Set the debug Method Of Entry,
if configured.
(write_cp14_reg): Reset count counter if requested.
* armdefs.h (struct ARMul_State): New members `LastTime' and
`CP14R0_CCD' used for the timer/counters.
(ARMul_CP13_R0_FIQ, ARMul_CP13_R0_IRQ, ARMul_CP13_R8_PMUS,
ARMul_CP14_R0_ENABLE, ARMul_CP14_R0_CLKRST, ARMul_CP14_R0_CCD,
ARMul_CP14_R0_INTEN0, ARMul_CP14_R0_INTEN1, ARMul_CP14_R0_INTEN2,
ARMul_CP14_R0_FLAG0, ARMul_CP14_R0_FLAG1, ARMul_CP14_R0_FLAG2,
ARMul_CP14_R10_MOE_IB, ARMul_CP14_R10_MOE_DB, ARMul_CP14_R10_MOE_BT,
ARMul_CP15_R1_ENDIAN, ARMul_CP15_R1_ALIGN, ARMul_CP15_R5_X,
ARMul_CP15_R5_ST_ALIGN, ARMul_CP15_R5_IMPRE, ARMul_CP15_R5_MMU_EXCPT,
ARMul_CP15_DBCON_M, ARMul_CP15_DBCON_E1, ARMul_CP15_DBCON_E0): New
defines for XScale registers.
(XScale_check_memacc, XScale_set_fsr_far, XScale_debug_moe): Prototype.
(ARMul_Emulate32, ARMul_Emulate26): Clean up function definition.
(ARMul_Emulate32): Handle the clock counter and hardware instruction
breakpoints. Call XScale_set_fsr_far() for software breakpoints and
software interrupts.
(LoadMult): Call XScale_set_fsr_far() for data aborts.
(LoadSMult): Likewise.
(StoreMult): Likewise.
(StoreSMult): Likewise.
* armemu.h (write_cp15_reg): Update prototype.
* arminit.c (ARMul_NewState): Initialise CP14R0_CCD and LastTime.
(ARMul_Abort): If XScale, check for FIQ and IRQ being enabled in CP13
register 0.
* armvirt.c (GetWord): Call XScale_check_memacc().
(PutWord): Likewise.
2001-04-18 16:39:37 +00:00
|
|
|
state->CP14R0_CCD = -1;
|
|
|
|
state->LastTime = 0;
|
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
state->EventSet = 0;
|
|
|
|
state->Now = 0;
|
|
|
|
state->EventPtr = (struct EventNode **) malloc ((unsigned) EVENTLISTSIZE *
|
|
|
|
sizeof (struct EventNode
|
|
|
|
*));
|
|
|
|
for (i = 0; i < EVENTLISTSIZE; i++)
|
|
|
|
*(state->EventPtr + i) = NULL;
|
1999-04-16 01:35:26 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
state->prog32Sig = HIGH;
|
|
|
|
state->data32Sig = HIGH;
|
1999-04-16 01:35:26 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
state->lateabtSig = LOW;
|
|
|
|
state->bigendSig = LOW;
|
1999-04-16 01:35:26 +00:00
|
|
|
|
2000-09-15 23:55:50 +00:00
|
|
|
state->is_v4 = LOW;
|
|
|
|
state->is_v5 = LOW;
|
2000-11-30 01:55:12 +00:00
|
|
|
state->is_v5e = LOW;
|
|
|
|
state->is_XScale = LOW;
|
2003-03-27 17:13:33 +00:00
|
|
|
state->is_iWMMXt = LOW;
|
2005-04-25 07:48:59 +00:00
|
|
|
state->is_v6 = LOW;
|
2000-07-04 07:18:18 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
ARMul_Reset (state);
|
2000-09-15 23:55:50 +00:00
|
|
|
|
|
|
|
return state;
|
2000-02-05 07:30:26 +00:00
|
|
|
}
|
1999-04-16 01:35:26 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
2000-09-15 23:55:50 +00:00
|
|
|
Call this routine to set ARMulator to model certain processor properities
|
1999-04-16 01:35:26 +00:00
|
|
|
\***************************************************************************/
|
2000-02-05 07:30:26 +00:00
|
|
|
|
|
|
|
void
|
2000-09-15 23:55:50 +00:00
|
|
|
ARMul_SelectProcessor (ARMul_State * state, unsigned properties)
|
2000-02-05 07:30:26 +00:00
|
|
|
{
|
2000-09-15 23:55:50 +00:00
|
|
|
if (properties & ARM_Fix26_Prop)
|
2000-02-05 07:30:26 +00:00
|
|
|
{
|
|
|
|
state->prog32Sig = LOW;
|
|
|
|
state->data32Sig = LOW;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
state->prog32Sig = HIGH;
|
|
|
|
state->data32Sig = HIGH;
|
|
|
|
}
|
|
|
|
|
1999-04-16 01:35:26 +00:00
|
|
|
state->lateabtSig = LOW;
|
2000-07-04 07:18:18 +00:00
|
|
|
|
2000-09-15 23:55:50 +00:00
|
|
|
state->is_v4 = (properties & (ARM_v4_Prop | ARM_v5_Prop)) ? HIGH : LOW;
|
|
|
|
state->is_v5 = (properties & ARM_v5_Prop) ? HIGH : LOW;
|
2000-11-30 01:55:12 +00:00
|
|
|
state->is_v5e = (properties & ARM_v5e_Prop) ? HIGH : LOW;
|
|
|
|
state->is_XScale = (properties & ARM_XScale_Prop) ? HIGH : LOW;
|
2003-03-27 17:13:33 +00:00
|
|
|
state->is_iWMMXt = (properties & ARM_iWMMXt_Prop) ? HIGH : LOW;
|
2003-03-20 12:25:07 +00:00
|
|
|
state->is_ep9312 = (properties & ARM_ep9312_Prop) ? HIGH : LOW;
|
2005-04-25 07:48:59 +00:00
|
|
|
state->is_v6 = (properties & ARM_v6_Prop) ? HIGH : LOW;
|
2003-03-20 12:25:07 +00:00
|
|
|
|
|
|
|
/* Only initialse the coprocessor support once we
|
|
|
|
know what kind of chip we are dealing with. */
|
|
|
|
ARMul_CoProInit (state);
|
1999-04-16 01:35:26 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Call this routine to set up the initial machine state (or perform a RESET *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
void
|
|
|
|
ARMul_Reset (ARMul_State * state)
|
|
|
|
{
|
|
|
|
state->NextInstr = 0;
|
2000-05-30 17:13:37 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
if (state->prog32Sig)
|
|
|
|
{
|
|
|
|
state->Reg[15] = 0;
|
|
|
|
state->Cpsr = INTBITS | SVC32MODE;
|
2000-05-30 17:13:37 +00:00
|
|
|
state->Mode = SVC32MODE;
|
1999-04-16 01:35:26 +00:00
|
|
|
}
|
2000-02-05 07:30:26 +00:00
|
|
|
else
|
|
|
|
{
|
|
|
|
state->Reg[15] = R15INTBITS | SVC26MODE;
|
|
|
|
state->Cpsr = INTBITS | SVC26MODE;
|
2000-05-30 17:13:37 +00:00
|
|
|
state->Mode = SVC26MODE;
|
1999-04-16 01:35:26 +00:00
|
|
|
}
|
2000-05-30 17:13:37 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
ARMul_CPSRAltered (state);
|
|
|
|
state->Bank = SVCBANK;
|
2000-05-30 17:13:37 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
FLUSHPIPE;
|
|
|
|
|
|
|
|
state->EndCondition = 0;
|
|
|
|
state->ErrorCode = 0;
|
|
|
|
|
|
|
|
state->Exception = FALSE;
|
|
|
|
state->NresetSig = HIGH;
|
|
|
|
state->NfiqSig = HIGH;
|
|
|
|
state->NirqSig = HIGH;
|
|
|
|
state->NtransSig = (state->Mode & 3) ? HIGH : LOW;
|
|
|
|
state->abortSig = LOW;
|
|
|
|
state->AbortAddr = 1;
|
|
|
|
|
|
|
|
state->NumInstrs = 0;
|
|
|
|
state->NumNcycles = 0;
|
|
|
|
state->NumScycles = 0;
|
|
|
|
state->NumIcycles = 0;
|
|
|
|
state->NumCcycles = 0;
|
|
|
|
state->NumFcycles = 0;
|
|
|
|
#ifdef ASIM
|
|
|
|
(void) ARMul_MemoryInit ();
|
|
|
|
ARMul_OSInit (state);
|
|
|
|
#endif
|
1999-04-16 01:35:26 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Emulate the execution of an entire program. Start the correct emulator *
|
|
|
|
* (Emulate26 for a 26 bit ARM and Emulate32 for a 32 bit ARM), return the *
|
|
|
|
* address of the last instruction that is executed. *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
ARMword
|
|
|
|
ARMul_DoProg (ARMul_State * state)
|
|
|
|
{
|
|
|
|
ARMword pc = 0;
|
|
|
|
|
|
|
|
state->Emulate = RUN;
|
|
|
|
while (state->Emulate != STOP)
|
|
|
|
{
|
|
|
|
state->Emulate = RUN;
|
|
|
|
if (state->prog32Sig && ARMul_MODE32BIT)
|
|
|
|
pc = ARMul_Emulate32 (state);
|
|
|
|
else
|
|
|
|
pc = ARMul_Emulate26 (state);
|
1999-04-16 01:35:26 +00:00
|
|
|
}
|
2000-02-05 07:30:26 +00:00
|
|
|
return (pc);
|
|
|
|
}
|
1999-04-16 01:35:26 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Emulate the execution of one instruction. Start the correct emulator *
|
|
|
|
* (Emulate26 for a 26 bit ARM and Emulate32 for a 32 bit ARM), return the *
|
|
|
|
* address of the instruction that is executed. *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
ARMword
|
|
|
|
ARMul_DoInstr (ARMul_State * state)
|
|
|
|
{
|
|
|
|
ARMword pc = 0;
|
1999-04-16 01:35:26 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
state->Emulate = ONCE;
|
|
|
|
if (state->prog32Sig && ARMul_MODE32BIT)
|
|
|
|
pc = ARMul_Emulate32 (state);
|
|
|
|
else
|
|
|
|
pc = ARMul_Emulate26 (state);
|
1999-04-16 01:35:26 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
return (pc);
|
|
|
|
}
|
1999-04-16 01:35:26 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* This routine causes an Abort to occur, including selecting the correct *
|
|
|
|
* mode, register bank, and the saving of registers. Call with the *
|
|
|
|
* appropriate vector's memory address (0,4,8 ....) *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
void
|
|
|
|
ARMul_Abort (ARMul_State * state, ARMword vector)
|
|
|
|
{
|
|
|
|
ARMword temp;
|
2000-07-04 06:52:30 +00:00
|
|
|
int isize = INSN_SIZE;
|
2000-11-30 01:55:12 +00:00
|
|
|
int esize = (TFLAG ? 0 : 4);
|
|
|
|
int e2size = (TFLAG ? -4 : 0);
|
1999-04-16 01:35:26 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
state->Aborted = FALSE;
|
1999-04-16 01:35:26 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
if (ARMul_OSException (state, vector, ARMul_GetPC (state)))
|
|
|
|
return;
|
1999-04-16 01:35:26 +00:00
|
|
|
|
2000-02-05 07:30:26 +00:00
|
|
|
if (state->prog32Sig)
|
1999-04-16 01:35:26 +00:00
|
|
|
if (ARMul_MODE26BIT)
|
2000-02-05 07:30:26 +00:00
|
|
|
temp = R15PC;
|
1999-04-16 01:35:26 +00:00
|
|
|
else
|
2000-02-05 07:30:26 +00:00
|
|
|
temp = state->Reg[15];
|
|
|
|
else
|
|
|
|
temp = R15PC | ECC | ER15INT | EMODE;
|
|
|
|
|
|
|
|
switch (vector)
|
|
|
|
{
|
|
|
|
case ARMul_ResetV: /* RESET */
|
2000-07-04 06:52:30 +00:00
|
|
|
SETABORT (INTBITS, state->prog32Sig ? SVC32MODE : SVC26MODE, 0);
|
2000-02-05 07:30:26 +00:00
|
|
|
break;
|
|
|
|
case ARMul_UndefinedInstrV: /* Undefined Instruction */
|
2000-07-04 06:52:30 +00:00
|
|
|
SETABORT (IBIT, state->prog32Sig ? UNDEF32MODE : SVC26MODE, isize);
|
2000-02-05 07:30:26 +00:00
|
|
|
break;
|
|
|
|
case ARMul_SWIV: /* Software Interrupt */
|
2000-07-04 06:52:30 +00:00
|
|
|
SETABORT (IBIT, state->prog32Sig ? SVC32MODE : SVC26MODE, isize);
|
2000-02-05 07:30:26 +00:00
|
|
|
break;
|
|
|
|
case ARMul_PrefetchAbortV: /* Prefetch Abort */
|
|
|
|
state->AbortAddr = 1;
|
2000-11-30 01:55:12 +00:00
|
|
|
SETABORT (IBIT, state->prog32Sig ? ABORT32MODE : SVC26MODE, esize);
|
2000-02-05 07:30:26 +00:00
|
|
|
break;
|
|
|
|
case ARMul_DataAbortV: /* Data Abort */
|
2000-11-30 01:55:12 +00:00
|
|
|
SETABORT (IBIT, state->prog32Sig ? ABORT32MODE : SVC26MODE, e2size);
|
2000-02-05 07:30:26 +00:00
|
|
|
break;
|
|
|
|
case ARMul_AddrExceptnV: /* Address Exception */
|
2000-07-04 06:52:30 +00:00
|
|
|
SETABORT (IBIT, SVC26MODE, isize);
|
2000-02-05 07:30:26 +00:00
|
|
|
break;
|
|
|
|
case ARMul_IRQV: /* IRQ */
|
2002-01-10 11:14:57 +00:00
|
|
|
if ( ! state->is_XScale
|
|
|
|
|| ! state->CPRead[13] (state, 0, & temp)
|
|
|
|
|| (temp & ARMul_CP13_R0_IRQ))
|
* XScale coprocessor support.
2001-04-18 matthew green <mrg@redhat.com>
* armcopro.c (write_cp15_reg): Set CHANGEMODE if endianness changes.
(read_cp15_reg): Make non-static.
(XScale_cp15_LDC): Update for write_cp15_reg() change.
(XScale_cp15_MCR): Likewise.
(XScale_cp15_write_reg): Likewise.
(XScale_check_memacc): New function. Check for breakpoints being
activated by memory accesses. Does not support the Branch Target
Buffer.
(XScale_set_fsr_far): New function. Set FSR and FAR for XScale.
(XScale_debug_moe): New function. Set the debug Method Of Entry,
if configured.
(write_cp14_reg): Reset count counter if requested.
* armdefs.h (struct ARMul_State): New members `LastTime' and
`CP14R0_CCD' used for the timer/counters.
(ARMul_CP13_R0_FIQ, ARMul_CP13_R0_IRQ, ARMul_CP13_R8_PMUS,
ARMul_CP14_R0_ENABLE, ARMul_CP14_R0_CLKRST, ARMul_CP14_R0_CCD,
ARMul_CP14_R0_INTEN0, ARMul_CP14_R0_INTEN1, ARMul_CP14_R0_INTEN2,
ARMul_CP14_R0_FLAG0, ARMul_CP14_R0_FLAG1, ARMul_CP14_R0_FLAG2,
ARMul_CP14_R10_MOE_IB, ARMul_CP14_R10_MOE_DB, ARMul_CP14_R10_MOE_BT,
ARMul_CP15_R1_ENDIAN, ARMul_CP15_R1_ALIGN, ARMul_CP15_R5_X,
ARMul_CP15_R5_ST_ALIGN, ARMul_CP15_R5_IMPRE, ARMul_CP15_R5_MMU_EXCPT,
ARMul_CP15_DBCON_M, ARMul_CP15_DBCON_E1, ARMul_CP15_DBCON_E0): New
defines for XScale registers.
(XScale_check_memacc, XScale_set_fsr_far, XScale_debug_moe): Prototype.
(ARMul_Emulate32, ARMul_Emulate26): Clean up function definition.
(ARMul_Emulate32): Handle the clock counter and hardware instruction
breakpoints. Call XScale_set_fsr_far() for software breakpoints and
software interrupts.
(LoadMult): Call XScale_set_fsr_far() for data aborts.
(LoadSMult): Likewise.
(StoreMult): Likewise.
(StoreSMult): Likewise.
* armemu.h (write_cp15_reg): Update prototype.
* arminit.c (ARMul_NewState): Initialise CP14R0_CCD and LastTime.
(ARMul_Abort): If XScale, check for FIQ and IRQ being enabled in CP13
register 0.
* armvirt.c (GetWord): Call XScale_check_memacc().
(PutWord): Likewise.
2001-04-18 16:39:37 +00:00
|
|
|
SETABORT (IBIT, state->prog32Sig ? IRQ32MODE : IRQ26MODE, esize);
|
2000-02-05 07:30:26 +00:00
|
|
|
break;
|
|
|
|
case ARMul_FIQV: /* FIQ */
|
2002-01-10 11:14:57 +00:00
|
|
|
if ( ! state->is_XScale
|
|
|
|
|| ! state->CPRead[13] (state, 0, & temp)
|
|
|
|
|| (temp & ARMul_CP13_R0_FIQ))
|
* XScale coprocessor support.
2001-04-18 matthew green <mrg@redhat.com>
* armcopro.c (write_cp15_reg): Set CHANGEMODE if endianness changes.
(read_cp15_reg): Make non-static.
(XScale_cp15_LDC): Update for write_cp15_reg() change.
(XScale_cp15_MCR): Likewise.
(XScale_cp15_write_reg): Likewise.
(XScale_check_memacc): New function. Check for breakpoints being
activated by memory accesses. Does not support the Branch Target
Buffer.
(XScale_set_fsr_far): New function. Set FSR and FAR for XScale.
(XScale_debug_moe): New function. Set the debug Method Of Entry,
if configured.
(write_cp14_reg): Reset count counter if requested.
* armdefs.h (struct ARMul_State): New members `LastTime' and
`CP14R0_CCD' used for the timer/counters.
(ARMul_CP13_R0_FIQ, ARMul_CP13_R0_IRQ, ARMul_CP13_R8_PMUS,
ARMul_CP14_R0_ENABLE, ARMul_CP14_R0_CLKRST, ARMul_CP14_R0_CCD,
ARMul_CP14_R0_INTEN0, ARMul_CP14_R0_INTEN1, ARMul_CP14_R0_INTEN2,
ARMul_CP14_R0_FLAG0, ARMul_CP14_R0_FLAG1, ARMul_CP14_R0_FLAG2,
ARMul_CP14_R10_MOE_IB, ARMul_CP14_R10_MOE_DB, ARMul_CP14_R10_MOE_BT,
ARMul_CP15_R1_ENDIAN, ARMul_CP15_R1_ALIGN, ARMul_CP15_R5_X,
ARMul_CP15_R5_ST_ALIGN, ARMul_CP15_R5_IMPRE, ARMul_CP15_R5_MMU_EXCPT,
ARMul_CP15_DBCON_M, ARMul_CP15_DBCON_E1, ARMul_CP15_DBCON_E0): New
defines for XScale registers.
(XScale_check_memacc, XScale_set_fsr_far, XScale_debug_moe): Prototype.
(ARMul_Emulate32, ARMul_Emulate26): Clean up function definition.
(ARMul_Emulate32): Handle the clock counter and hardware instruction
breakpoints. Call XScale_set_fsr_far() for software breakpoints and
software interrupts.
(LoadMult): Call XScale_set_fsr_far() for data aborts.
(LoadSMult): Likewise.
(StoreMult): Likewise.
(StoreSMult): Likewise.
* armemu.h (write_cp15_reg): Update prototype.
* arminit.c (ARMul_NewState): Initialise CP14R0_CCD and LastTime.
(ARMul_Abort): If XScale, check for FIQ and IRQ being enabled in CP13
register 0.
* armvirt.c (GetWord): Call XScale_check_memacc().
(PutWord): Likewise.
2001-04-18 16:39:37 +00:00
|
|
|
SETABORT (INTBITS, state->prog32Sig ? FIQ32MODE : FIQ26MODE, esize);
|
2000-02-05 07:30:26 +00:00
|
|
|
break;
|
1999-04-16 01:35:26 +00:00
|
|
|
}
|
2000-02-05 07:30:26 +00:00
|
|
|
if (ARMul_MODE32BIT)
|
|
|
|
ARMul_SetR15 (state, vector);
|
|
|
|
else
|
|
|
|
ARMul_SetR15 (state, R15CCINTMODE | vector);
|
2003-03-27 17:13:33 +00:00
|
|
|
|
|
|
|
if (ARMul_ReadWord (state, ARMul_GetPC (state)) == 0)
|
|
|
|
{
|
|
|
|
/* No vector has been installed. Rather than simulating whatever
|
|
|
|
random bits might happen to be at address 0x20 onwards we elect
|
|
|
|
to stop. */
|
|
|
|
switch (vector)
|
|
|
|
{
|
|
|
|
case ARMul_ResetV: state->EndCondition = RDIError_Reset; break;
|
|
|
|
case ARMul_UndefinedInstrV: state->EndCondition = RDIError_UndefinedInstruction; break;
|
|
|
|
case ARMul_SWIV: state->EndCondition = RDIError_SoftwareInterrupt; break;
|
|
|
|
case ARMul_PrefetchAbortV: state->EndCondition = RDIError_PrefetchAbort; break;
|
|
|
|
case ARMul_DataAbortV: state->EndCondition = RDIError_DataAbort; break;
|
|
|
|
case ARMul_AddrExceptnV: state->EndCondition = RDIError_AddressException; break;
|
|
|
|
case ARMul_IRQV: state->EndCondition = RDIError_IRQ; break;
|
|
|
|
case ARMul_FIQV: state->EndCondition = RDIError_FIQ; break;
|
|
|
|
default: break;
|
|
|
|
}
|
|
|
|
state->Emulate = FALSE;
|
|
|
|
}
|
1999-04-16 01:35:26 +00:00
|
|
|
}
|