1997-04-04 21:07:02 +00:00
|
|
|
|
/* Assembler interface for targets using CGEN. -*- C -*-
|
|
|
|
|
CGEN: Cpu tools GENerator
|
|
|
|
|
|
|
|
|
|
This file is used to generate m32r-asm.c.
|
|
|
|
|
|
|
|
|
|
Copyright (C) 1996, 1997 Free Software Foundation, Inc.
|
|
|
|
|
|
|
|
|
|
This file is part of the GNU Binutils and GDB, the GNU debugger.
|
|
|
|
|
|
|
|
|
|
This program is free software; you can redistribute it and/or modify
|
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
|
the Free Software Foundation; either version 2, or (at your option)
|
|
|
|
|
any later version.
|
|
|
|
|
|
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
|
along with this program; if not, write to the Free Software
|
|
|
|
|
Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
|
|
|
|
|
|
|
|
|
|
#include <ctype.h>
|
|
|
|
|
#include <stdio.h>
|
|
|
|
|
#include "ansidecl.h"
|
|
|
|
|
#include "bfd.h"
|
|
|
|
|
#include "m32r-opc.h"
|
|
|
|
|
|
|
|
|
|
/* ??? The layout of this stuff is still work in progress.
|
|
|
|
|
For speed in assembly/disassembly, we use inline functions. That of course
|
|
|
|
|
will only work for GCC. When this stuff is finished, we can decide whether
|
|
|
|
|
to keep the inline functions (and only get the performance increase when
|
|
|
|
|
compiled with GCC), or switch to macros, or use something else.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
static const char *parse_insn_normal
|
|
|
|
|
PARAMS ((const struct cgen_insn *, const char **, struct cgen_fields *));
|
|
|
|
|
static void insert_insn_normal
|
|
|
|
|
PARAMS ((const struct cgen_insn *, struct cgen_fields *, cgen_insn_t *));
|
|
|
|
|
|
|
|
|
|
/* Default insertion routine.
|
|
|
|
|
|
|
|
|
|
SHIFT is negative for left shifts, positive for right shifts.
|
|
|
|
|
All bits of VALUE to be inserted must be valid as we don't handle
|
|
|
|
|
signed vs unsigned shifts.
|
|
|
|
|
|
|
|
|
|
ATTRS is a mask of the boolean attributes. We don't need any at the
|
|
|
|
|
moment, but for consistency with extract_normal we have them. */
|
|
|
|
|
|
|
|
|
|
/* FIXME: This duplicates functionality with bfd's howto table and
|
|
|
|
|
bfd_install_relocation. */
|
|
|
|
|
/* FIXME: For architectures where insns can be representable as ints,
|
|
|
|
|
store insn in `field' struct and add registers, etc. while parsing. */
|
|
|
|
|
|
|
|
|
|
static CGEN_INLINE void
|
|
|
|
|
insert_normal (value, attrs, start, length, shift, total_length, buffer)
|
|
|
|
|
long value;
|
|
|
|
|
unsigned int attrs;
|
|
|
|
|
int start, length, shift, total_length;
|
|
|
|
|
char *buffer;
|
|
|
|
|
{
|
|
|
|
|
bfd_vma x;
|
|
|
|
|
|
|
|
|
|
#if 0 /*def CGEN_INT_INSN*/
|
|
|
|
|
*buffer |= ((value & ((1 << length) - 1))
|
|
|
|
|
<< (total_length - (start + length)));
|
|
|
|
|
#else
|
|
|
|
|
switch (total_length)
|
|
|
|
|
{
|
|
|
|
|
case 8:
|
|
|
|
|
x = *(unsigned char *) buffer;
|
|
|
|
|
break;
|
|
|
|
|
case 16:
|
|
|
|
|
if (CGEN_CURRENT_ENDIAN == CGEN_ENDIAN_BIG)
|
|
|
|
|
x = bfd_getb16 (buffer);
|
|
|
|
|
else
|
|
|
|
|
x = bfd_getl16 (buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 32:
|
|
|
|
|
if (CGEN_CURRENT_ENDIAN == CGEN_ENDIAN_BIG)
|
|
|
|
|
x = bfd_getb32 (buffer);
|
|
|
|
|
else
|
|
|
|
|
x = bfd_getl32 (buffer);
|
|
|
|
|
break;
|
|
|
|
|
default :
|
|
|
|
|
abort ();
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (shift < 0)
|
|
|
|
|
value <<= -shift;
|
|
|
|
|
else
|
|
|
|
|
value >>= shift;
|
|
|
|
|
|
|
|
|
|
x |= ((value & ((1 << length) - 1))
|
|
|
|
|
<< (total_length - (start + length)));
|
|
|
|
|
|
|
|
|
|
switch (total_length)
|
|
|
|
|
{
|
|
|
|
|
case 8:
|
|
|
|
|
*buffer = value;
|
|
|
|
|
break;
|
|
|
|
|
case 16:
|
|
|
|
|
if (CGEN_CURRENT_ENDIAN == CGEN_ENDIAN_BIG)
|
|
|
|
|
bfd_putb16 (x, buffer);
|
|
|
|
|
else
|
|
|
|
|
bfd_putl16 (x, buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 32:
|
|
|
|
|
if (CGEN_CURRENT_ENDIAN == CGEN_ENDIAN_BIG)
|
|
|
|
|
bfd_putb32 (x, buffer);
|
|
|
|
|
else
|
|
|
|
|
bfd_putl32 (x, buffer);
|
|
|
|
|
break;
|
|
|
|
|
default :
|
|
|
|
|
abort ();
|
|
|
|
|
}
|
|
|
|
|
#endif
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* -- assembler routines inserted here */
|
|
|
|
|
/* -- asm.c */
|
|
|
|
|
|
|
|
|
|
/* Handle shigh(), high(). */
|
|
|
|
|
|
|
|
|
|
static const char *
|
|
|
|
|
parse_h_hi16 (strp, opindex, min, max, valuep)
|
|
|
|
|
const char **strp;
|
|
|
|
|
int opindex;
|
|
|
|
|
unsigned long min, max;
|
|
|
|
|
unsigned long *valuep;
|
|
|
|
|
{
|
|
|
|
|
const char *errmsg;
|
|
|
|
|
|
|
|
|
|
/* FIXME: Need # in assembler syntax (means '#' is optional). */
|
|
|
|
|
if (**strp == '#')
|
|
|
|
|
++*strp;
|
|
|
|
|
|
|
|
|
|
if (strncmp (*strp, "high(", 5) == 0)
|
|
|
|
|
{
|
|
|
|
|
*strp += 5;
|
|
|
|
|
/* FIXME: If value was a number, right shift by 16. */
|
|
|
|
|
errmsg = cgen_parse_address (strp, opindex, BFD_RELOC_M32R_HI16_ULO, valuep);
|
|
|
|
|
if (**strp != ')')
|
|
|
|
|
return "missing `)'";
|
|
|
|
|
++*strp;
|
|
|
|
|
return errmsg;
|
|
|
|
|
}
|
|
|
|
|
else if (strncmp (*strp, "shigh(", 6) == 0)
|
|
|
|
|
{
|
|
|
|
|
*strp += 6;
|
|
|
|
|
/* FIXME: If value was a number, right shift by 16 (+ sign test). */
|
|
|
|
|
errmsg = cgen_parse_address (strp, opindex, BFD_RELOC_M32R_HI16_SLO, valuep);
|
|
|
|
|
if (**strp != ')')
|
|
|
|
|
return "missing `)'";
|
|
|
|
|
++*strp;
|
|
|
|
|
return errmsg;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return cgen_parse_unsigned_integer (strp, opindex, min, max, valuep);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Handle low() in a signed context. Also handle sda().
|
|
|
|
|
The signedness of the value doesn't matter to low(), but this also
|
|
|
|
|
handles the case where low() isn't present. */
|
|
|
|
|
|
|
|
|
|
static const char *
|
|
|
|
|
parse_h_slo16 (strp, opindex, min, max, valuep)
|
|
|
|
|
const char **strp;
|
|
|
|
|
int opindex;
|
|
|
|
|
long min, max;
|
|
|
|
|
long *valuep;
|
|
|
|
|
{
|
|
|
|
|
const char *errmsg;
|
|
|
|
|
|
|
|
|
|
/* FIXME: Need # in assembler syntax (means '#' is optional). */
|
|
|
|
|
if (**strp == '#')
|
|
|
|
|
++*strp;
|
|
|
|
|
|
|
|
|
|
if (strncmp (*strp, "low(", 4) == 0)
|
|
|
|
|
{
|
|
|
|
|
*strp += 4;
|
|
|
|
|
errmsg = cgen_parse_address (strp, opindex, BFD_RELOC_M32R_LO16, valuep);
|
|
|
|
|
if (**strp != ')')
|
|
|
|
|
return "missing `)'";
|
|
|
|
|
++*strp;
|
|
|
|
|
return errmsg;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (strncmp (*strp, "sda(", 4) == 0)
|
|
|
|
|
{
|
|
|
|
|
*strp += 4;
|
|
|
|
|
errmsg = cgen_parse_address (strp, opindex, BFD_RELOC_M32R_SDA16, valuep);
|
|
|
|
|
if (**strp != ')')
|
|
|
|
|
return "missing `)'";
|
|
|
|
|
++*strp;
|
|
|
|
|
return errmsg;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return cgen_parse_signed_integer (strp, opindex, min, max, valuep);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Handle low() in an unsigned context.
|
|
|
|
|
The signedness of the value doesn't matter to low(), but this also
|
|
|
|
|
handles the case where low() isn't present. */
|
|
|
|
|
|
|
|
|
|
static const char *
|
|
|
|
|
parse_h_ulo16 (strp, opindex, min, max, valuep)
|
|
|
|
|
const char **strp;
|
|
|
|
|
int opindex;
|
|
|
|
|
unsigned long min, max;
|
|
|
|
|
unsigned long *valuep;
|
|
|
|
|
{
|
|
|
|
|
const char *errmsg;
|
|
|
|
|
|
|
|
|
|
/* FIXME: Need # in assembler syntax (means '#' is optional). */
|
|
|
|
|
if (**strp == '#')
|
|
|
|
|
++*strp;
|
|
|
|
|
|
|
|
|
|
if (strncmp (*strp, "low(", 4) == 0)
|
|
|
|
|
{
|
|
|
|
|
*strp += 4;
|
|
|
|
|
errmsg = cgen_parse_address (strp, opindex, BFD_RELOC_M32R_LO16, valuep);
|
|
|
|
|
if (**strp != ')')
|
|
|
|
|
return "missing `)'";
|
|
|
|
|
++*strp;
|
|
|
|
|
return errmsg;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return cgen_parse_unsigned_integer (strp, opindex, min, max, valuep);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* -- */
|
|
|
|
|
|
|
|
|
|
/* Main entry point for operand parsing.
|
|
|
|
|
|
|
|
|
|
This function is basically just a big switch statement. Earlier versions
|
|
|
|
|
used tables to look up the function to use, but
|
|
|
|
|
- if the table contains both assembler and disassembler functions then
|
|
|
|
|
the disassembler contains much of the assembler and vice-versa,
|
|
|
|
|
- there's a lot of inlining possibilities as things grow,
|
|
|
|
|
- using a switch statement avoids the function call overhead.
|
|
|
|
|
|
|
|
|
|
This function could be moved into `parse_insn_normal', but keeping it
|
|
|
|
|
separate makes clear the interface between `parse_insn_normal' and each of
|
|
|
|
|
the handlers.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
CGEN_INLINE const char *
|
|
|
|
|
m32r_cgen_parse_operand (opindex, strp, fields)
|
|
|
|
|
int opindex;
|
|
|
|
|
const char **strp;
|
|
|
|
|
struct cgen_fields *fields;
|
|
|
|
|
{
|
|
|
|
|
const char *errmsg;
|
|
|
|
|
|
|
|
|
|
switch (opindex)
|
|
|
|
|
{
|
|
|
|
|
case 0 :
|
|
|
|
|
errmsg = cgen_parse_keyword (strp, & m32r_cgen_opval_h_gr, &fields->f_r2);
|
|
|
|
|
break;
|
|
|
|
|
case 1 :
|
|
|
|
|
errmsg = cgen_parse_keyword (strp, & m32r_cgen_opval_h_gr, &fields->f_r1);
|
|
|
|
|
break;
|
|
|
|
|
case 2 :
|
|
|
|
|
errmsg = cgen_parse_keyword (strp, & m32r_cgen_opval_h_gr, &fields->f_r1);
|
|
|
|
|
break;
|
|
|
|
|
case 3 :
|
|
|
|
|
errmsg = cgen_parse_keyword (strp, & m32r_cgen_opval_h_gr, &fields->f_r2);
|
|
|
|
|
break;
|
|
|
|
|
case 4 :
|
|
|
|
|
errmsg = cgen_parse_keyword (strp, & m32r_cgen_opval_h_cr, &fields->f_r2);
|
|
|
|
|
break;
|
|
|
|
|
case 5 :
|
|
|
|
|
errmsg = cgen_parse_keyword (strp, & m32r_cgen_opval_h_cr, &fields->f_r1);
|
|
|
|
|
break;
|
|
|
|
|
case 6 :
|
|
|
|
|
errmsg = cgen_parse_signed_integer (strp, 6, -128, 127, &fields->f_simm8);
|
|
|
|
|
break;
|
|
|
|
|
case 7 :
|
|
|
|
|
errmsg = cgen_parse_signed_integer (strp, 7, -32768, 32767, &fields->f_simm16);
|
|
|
|
|
break;
|
|
|
|
|
case 8 :
|
|
|
|
|
errmsg = cgen_parse_unsigned_integer (strp, 8, 0, 15, &fields->f_uimm4);
|
|
|
|
|
break;
|
|
|
|
|
case 9 :
|
|
|
|
|
errmsg = cgen_parse_unsigned_integer (strp, 9, 0, 31, &fields->f_uimm5);
|
|
|
|
|
break;
|
|
|
|
|
case 10 :
|
|
|
|
|
errmsg = cgen_parse_unsigned_integer (strp, 10, 0, 65535, &fields->f_uimm16);
|
|
|
|
|
break;
|
|
|
|
|
case 11 :
|
|
|
|
|
errmsg = parse_h_hi16 (strp, 11, 0, 65535, &fields->f_hi16);
|
|
|
|
|
break;
|
|
|
|
|
case 12 :
|
|
|
|
|
errmsg = parse_h_slo16 (strp, 12, -32768, 32767, &fields->f_simm16);
|
|
|
|
|
break;
|
|
|
|
|
case 13 :
|
|
|
|
|
errmsg = parse_h_ulo16 (strp, 13, 0, 65535, &fields->f_uimm16);
|
|
|
|
|
break;
|
|
|
|
|
case 14 :
|
|
|
|
|
errmsg = cgen_parse_address (strp, 14, 0, &fields->f_uimm24);
|
|
|
|
|
break;
|
|
|
|
|
case 15 :
|
|
|
|
|
errmsg = cgen_parse_address (strp, 15, 0, &fields->f_disp8);
|
|
|
|
|
break;
|
|
|
|
|
case 16 :
|
|
|
|
|
errmsg = cgen_parse_address (strp, 16, 0, &fields->f_disp16);
|
|
|
|
|
break;
|
|
|
|
|
case 17 :
|
|
|
|
|
errmsg = cgen_parse_address (strp, 17, 0, &fields->f_disp24);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default :
|
|
|
|
|
fprintf (stderr, "Unrecognized field %d while parsing.\n", opindex);
|
|
|
|
|
abort ();
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return errmsg;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Main entry point for operand insertion.
|
|
|
|
|
|
|
|
|
|
This function is basically just a big switch statement. Earlier versions
|
|
|
|
|
used tables to look up the function to use, but
|
|
|
|
|
- if the table contains both assembler and disassembler functions then
|
|
|
|
|
the disassembler contains much of the assembler and vice-versa,
|
|
|
|
|
- there's a lot of inlining possibilities as things grow,
|
|
|
|
|
- using a switch statement avoids the function call overhead.
|
|
|
|
|
|
|
|
|
|
This function could be moved into `parse_insn_normal', but keeping it
|
|
|
|
|
separate makes clear the interface between `parse_insn_normal' and each of
|
|
|
|
|
the handlers. It's also needed by GAS to insert operands that couldn't be
|
|
|
|
|
resolved during parsing.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
CGEN_INLINE void
|
|
|
|
|
m32r_cgen_insert_operand (opindex, fields, buffer)
|
|
|
|
|
int opindex;
|
|
|
|
|
struct cgen_fields *fields;
|
|
|
|
|
cgen_insn_t *buffer;
|
|
|
|
|
{
|
|
|
|
|
switch (opindex)
|
|
|
|
|
{
|
|
|
|
|
case 0 :
|
|
|
|
|
insert_normal (fields->f_r2, 0|(1<<CGEN_OPERAND_UNSIGNED), 12, 4, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 1 :
|
|
|
|
|
insert_normal (fields->f_r1, 0|(1<<CGEN_OPERAND_UNSIGNED), 4, 4, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 2 :
|
|
|
|
|
insert_normal (fields->f_r1, 0|(1<<CGEN_OPERAND_UNSIGNED), 4, 4, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 3 :
|
|
|
|
|
insert_normal (fields->f_r2, 0|(1<<CGEN_OPERAND_UNSIGNED), 12, 4, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 4 :
|
|
|
|
|
insert_normal (fields->f_r2, 0|(1<<CGEN_OPERAND_UNSIGNED), 12, 4, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 5 :
|
|
|
|
|
insert_normal (fields->f_r1, 0|(1<<CGEN_OPERAND_UNSIGNED), 4, 4, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 6 :
|
|
|
|
|
insert_normal (fields->f_simm8, 0, 8, 8, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 7 :
|
|
|
|
|
insert_normal (fields->f_simm16, 0, 16, 16, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 8 :
|
|
|
|
|
insert_normal (fields->f_uimm4, 0|(1<<CGEN_OPERAND_UNSIGNED), 12, 4, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 9 :
|
|
|
|
|
insert_normal (fields->f_uimm5, 0|(1<<CGEN_OPERAND_UNSIGNED), 11, 5, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 10 :
|
|
|
|
|
insert_normal (fields->f_uimm16, 0|(1<<CGEN_OPERAND_UNSIGNED), 16, 16, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 11 :
|
|
|
|
|
insert_normal (fields->f_hi16, 0|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_UNSIGNED), 16, 16, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 12 :
|
|
|
|
|
insert_normal (fields->f_simm16, 0, 16, 16, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 13 :
|
|
|
|
|
insert_normal (fields->f_uimm16, 0|(1<<CGEN_OPERAND_UNSIGNED), 16, 16, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 14 :
|
|
|
|
|
insert_normal (fields->f_uimm24, 0|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_ABS_ADDR)|(1<<CGEN_OPERAND_UNSIGNED), 8, 24, 0, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 15 :
|
|
|
|
|
insert_normal (fields->f_disp8, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_PCREL_ADDR), 8, 8, 2, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 16 :
|
|
|
|
|
insert_normal (fields->f_disp16, 0|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_PCREL_ADDR), 16, 16, 2, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 17 :
|
|
|
|
|
insert_normal (fields->f_disp24, 0|(1<<CGEN_OPERAND_RELAX)|(1<<CGEN_OPERAND_RELOC)|(1<<CGEN_OPERAND_PCREL_ADDR), 8, 24, 2, CGEN_FIELDS_BITSIZE (fields), buffer);
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default :
|
|
|
|
|
fprintf (stderr, "Unrecognized field %d while building insn.\n",
|
|
|
|
|
opindex);
|
|
|
|
|
abort ();
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Main entry point for operand validation.
|
|
|
|
|
|
|
|
|
|
This function is called from GAS when it has fully resolved an operand
|
|
|
|
|
that couldn't be resolved during parsing.
|
|
|
|
|
|
|
|
|
|
The result is NULL for success or an error message (which may be
|
|
|
|
|
computed into a static buffer).
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
CGEN_INLINE const char *
|
|
|
|
|
m32r_cgen_validate_operand (opindex, fields)
|
|
|
|
|
int opindex;
|
|
|
|
|
const struct cgen_fields *fields;
|
|
|
|
|
{
|
|
|
|
|
const char *errmsg = NULL;
|
|
|
|
|
|
|
|
|
|
switch (opindex)
|
|
|
|
|
{
|
|
|
|
|
case 0 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
case 1 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
case 2 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
case 3 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
case 4 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
case 5 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
case 6 :
|
|
|
|
|
errmsg = cgen_validate_signed_integer (fields->f_simm8, -128, 127);
|
|
|
|
|
break;
|
|
|
|
|
case 7 :
|
|
|
|
|
errmsg = cgen_validate_signed_integer (fields->f_simm16, -32768, 32767);
|
|
|
|
|
break;
|
|
|
|
|
case 8 :
|
|
|
|
|
errmsg = cgen_validate_unsigned_integer (fields->f_uimm4, 0, 15);
|
|
|
|
|
break;
|
|
|
|
|
case 9 :
|
|
|
|
|
errmsg = cgen_validate_unsigned_integer (fields->f_uimm5, 0, 31);
|
|
|
|
|
break;
|
|
|
|
|
case 10 :
|
|
|
|
|
errmsg = cgen_validate_unsigned_integer (fields->f_uimm16, 0, 65535);
|
|
|
|
|
break;
|
|
|
|
|
case 11 :
|
|
|
|
|
errmsg = cgen_validate_unsigned_integer (fields->f_hi16, 0, 65535);
|
|
|
|
|
break;
|
|
|
|
|
case 12 :
|
|
|
|
|
errmsg = cgen_validate_signed_integer (fields->f_simm16, -32768, 32767);
|
|
|
|
|
break;
|
|
|
|
|
case 13 :
|
|
|
|
|
errmsg = cgen_validate_unsigned_integer (fields->f_uimm16, 0, 65535);
|
|
|
|
|
break;
|
|
|
|
|
case 14 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
case 15 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
case 16 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
case 17 :
|
|
|
|
|
/* nothing to do */
|
|
|
|
|
break;
|
|
|
|
|
|
|
|
|
|
default :
|
|
|
|
|
fprintf (stderr, "Unrecognized field %d while validating operand.\n",
|
|
|
|
|
opindex);
|
|
|
|
|
abort ();
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return errmsg;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
cgen_parse_fn *m32r_cgen_parse_handlers[] = {
|
|
|
|
|
0, /* default */
|
|
|
|
|
parse_insn_normal,
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
cgen_insert_fn *m32r_cgen_insert_handlers[] = {
|
|
|
|
|
0, /* default */
|
|
|
|
|
insert_insn_normal,
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
void
|
|
|
|
|
m32r_cgen_init_asm (mach, endian)
|
|
|
|
|
int mach;
|
|
|
|
|
enum cgen_endian endian;
|
|
|
|
|
{
|
|
|
|
|
m32r_cgen_init_tables (mach);
|
|
|
|
|
cgen_set_cpu (& m32r_cgen_opcode_data, mach, endian);
|
|
|
|
|
cgen_asm_init ();
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/* Default insn parser.
|
|
|
|
|
|
|
|
|
|
The syntax string is scanned and operands are parsed and stored in FIELDS.
|
|
|
|
|
Relocs are queued as we go via other callbacks.
|
|
|
|
|
|
|
|
|
|
??? Note that this is currently an all-or-nothing parser. If we fail to
|
|
|
|
|
parse the instruction, we return 0 and the caller will start over from
|
|
|
|
|
the beginning. Backtracking will be necessary in parsing subexpressions,
|
|
|
|
|
but that can be handled there. Not handling backtracking here may get
|
|
|
|
|
expensive in the case of the m68k. Deal with later.
|
|
|
|
|
|
|
|
|
|
Returns NULL for success, an error message for failure.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
static const char *
|
|
|
|
|
parse_insn_normal (insn, strp, fields)
|
|
|
|
|
const struct cgen_insn *insn;
|
|
|
|
|
const char **strp;
|
|
|
|
|
struct cgen_fields *fields;
|
|
|
|
|
{
|
|
|
|
|
const struct cgen_syntax *syntax = CGEN_INSN_SYNTAX (insn);
|
|
|
|
|
const char *str = *strp;
|
|
|
|
|
const char *errmsg;
|
|
|
|
|
const unsigned char *syn;
|
|
|
|
|
#ifdef CGEN_MNEMONIC_OPERANDS
|
|
|
|
|
int past_opcode_p;
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
/* If mnemonics are constant, they're not stored with the syntax string. */
|
|
|
|
|
#ifndef CGEN_MNEMONIC_OPERANDS
|
|
|
|
|
{
|
|
|
|
|
const char *p = syntax->mnemonic;
|
|
|
|
|
|
|
|
|
|
while (*p && *p == *str)
|
|
|
|
|
++p, ++str;
|
|
|
|
|
if (*p || (*str && !isspace (*str)))
|
|
|
|
|
return "unrecognized instruction";
|
|
|
|
|
|
|
|
|
|
while (isspace (*str))
|
|
|
|
|
++str;
|
|
|
|
|
}
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
CGEN_INIT_PARSE ();
|
1997-04-10 23:39:51 +00:00
|
|
|
|
cgen_init_parse_operand ();
|
1997-04-04 21:07:02 +00:00
|
|
|
|
#ifdef CGEN_MNEMONIC_OPERANDS
|
|
|
|
|
past_opcode_p = 0;
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
/* We don't check for (*str != '\0') here because we want to parse
|
|
|
|
|
any trailing fake arguments in the syntax string. */
|
|
|
|
|
for (syn = syntax->syntax; *syn != '\0'; )
|
|
|
|
|
{
|
|
|
|
|
/* Non operand chars must match exactly. */
|
|
|
|
|
/* FIXME: Need to better handle whitespace. */
|
|
|
|
|
if (CGEN_SYNTAX_CHAR_P (*syn))
|
|
|
|
|
{
|
|
|
|
|
if (*str == CGEN_SYNTAX_CHAR (*syn))
|
|
|
|
|
{
|
|
|
|
|
#ifdef CGEN_MNEMONIC_OPERANDS
|
|
|
|
|
if (*syn == ' ')
|
|
|
|
|
past_opcode_p = 1;
|
|
|
|
|
#endif
|
|
|
|
|
++syn;
|
|
|
|
|
++str;
|
|
|
|
|
}
|
|
|
|
|
else
|
|
|
|
|
{
|
|
|
|
|
/* Syntax char didn't match. Can't be this insn. */
|
|
|
|
|
/* FIXME: would like to return "expected char `c'" */
|
|
|
|
|
return "syntax error";
|
|
|
|
|
}
|
|
|
|
|
continue;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* We have an operand of some sort. */
|
|
|
|
|
errmsg = m32r_cgen_parse_operand (CGEN_SYNTAX_FIELD (*syn),
|
|
|
|
|
&str, fields);
|
|
|
|
|
if (errmsg)
|
|
|
|
|
return errmsg;
|
|
|
|
|
|
|
|
|
|
/* Done with this operand, continue with next one. */
|
|
|
|
|
++syn;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* If we're at the end of the syntax string, we're done. */
|
|
|
|
|
if (*syn == '\0')
|
|
|
|
|
{
|
|
|
|
|
/* FIXME: For the moment we assume a valid `str' can only contain
|
|
|
|
|
blanks now. IE: We needn't try again with a longer version of
|
|
|
|
|
the insn and it is assumed that longer versions of insns appear
|
|
|
|
|
before shorter ones (eg: lsr r2,r3,1 vs lsr r2,r3). */
|
|
|
|
|
while (isspace (*str))
|
|
|
|
|
++str;
|
|
|
|
|
|
|
|
|
|
if (*str != '\0')
|
|
|
|
|
return "junk at end of line"; /* FIXME: would like to include `str' */
|
|
|
|
|
|
|
|
|
|
return NULL;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* We couldn't parse it. */
|
|
|
|
|
return "unrecognized instruction";
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Default insn builder (insert handler).
|
|
|
|
|
The instruction is recorded in target byte order. */
|
|
|
|
|
|
|
|
|
|
static void
|
|
|
|
|
insert_insn_normal (insn, fields, buffer)
|
|
|
|
|
const struct cgen_insn *insn;
|
|
|
|
|
struct cgen_fields *fields;
|
|
|
|
|
cgen_insn_t *buffer;
|
|
|
|
|
{
|
|
|
|
|
const struct cgen_syntax *syntax = CGEN_INSN_SYNTAX (insn);
|
|
|
|
|
bfd_vma value;
|
|
|
|
|
const unsigned char *syn;
|
|
|
|
|
|
|
|
|
|
CGEN_INIT_INSERT ();
|
|
|
|
|
value = syntax->value;
|
|
|
|
|
|
|
|
|
|
/* If we're recording insns as numbers (rather than a string of bytes),
|
|
|
|
|
target byte order handling is deferred until later. */
|
|
|
|
|
#undef min
|
|
|
|
|
#define min(a,b) ((a) < (b) ? (a) : (b))
|
|
|
|
|
#if 0 /*def CGEN_INT_INSN*/
|
|
|
|
|
*buffer = value;
|
|
|
|
|
#else
|
|
|
|
|
switch (min (CGEN_BASE_INSN_BITSIZE, CGEN_FIELDS_BITSIZE (fields)))
|
|
|
|
|
{
|
|
|
|
|
case 8:
|
|
|
|
|
*buffer = value;
|
|
|
|
|
break;
|
|
|
|
|
case 16:
|
|
|
|
|
if (CGEN_CURRENT_ENDIAN == CGEN_ENDIAN_BIG)
|
|
|
|
|
bfd_putb16 (value, (char *) buffer);
|
|
|
|
|
else
|
|
|
|
|
bfd_putl16 (value, (char *) buffer);
|
|
|
|
|
break;
|
|
|
|
|
case 32:
|
|
|
|
|
if (CGEN_CURRENT_ENDIAN == CGEN_ENDIAN_BIG)
|
|
|
|
|
bfd_putb32 (value, (char *) buffer);
|
|
|
|
|
else
|
|
|
|
|
bfd_putl32 (value, (char *) buffer);
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
abort ();
|
|
|
|
|
}
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
/* ??? Rather than scanning the syntax string again, we could store
|
|
|
|
|
in `fields' a null terminated list of the fields that are present. */
|
|
|
|
|
|
|
|
|
|
for (syn = syntax->syntax; *syn != '\0'; ++syn)
|
|
|
|
|
{
|
|
|
|
|
if (CGEN_SYNTAX_CHAR_P (*syn))
|
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
m32r_cgen_insert_operand (CGEN_SYNTAX_FIELD (*syn), fields, buffer);
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Main entry point.
|
|
|
|
|
This routine is called for each instruction to be assembled.
|
|
|
|
|
STR points to the insn to be assembled.
|
|
|
|
|
We assume all necessary tables have been initialized.
|
|
|
|
|
The result is a pointer to the insn's entry in the opcode table,
|
|
|
|
|
or NULL if an error occured (an error message will have already been
|
|
|
|
|
printed). */
|
|
|
|
|
|
|
|
|
|
const struct cgen_insn *
|
1997-04-10 21:58:28 +00:00
|
|
|
|
m32r_cgen_assemble_insn (str, fields, buf, errmsg)
|
1997-04-04 21:07:02 +00:00
|
|
|
|
const char *str;
|
|
|
|
|
struct cgen_fields *fields;
|
|
|
|
|
cgen_insn_t *buf;
|
1997-04-10 21:58:28 +00:00
|
|
|
|
char **errmsg;
|
1997-04-04 21:07:02 +00:00
|
|
|
|
{
|
|
|
|
|
const char *start;
|
|
|
|
|
CGEN_INSN_LIST *ilist;
|
|
|
|
|
|
|
|
|
|
/* Skip leading white space. */
|
|
|
|
|
while (isspace (*str))
|
|
|
|
|
++str;
|
|
|
|
|
|
|
|
|
|
/* The instructions are stored in hashed lists.
|
|
|
|
|
Get the first in the list. */
|
|
|
|
|
ilist = CGEN_ASM_LOOKUP_INSN (str);
|
|
|
|
|
|
|
|
|
|
/* Keep looking until we find a match. */
|
|
|
|
|
|
|
|
|
|
start = str;
|
|
|
|
|
for ( ; ilist != NULL ; ilist = CGEN_ASM_NEXT_INSN (ilist))
|
|
|
|
|
{
|
|
|
|
|
const struct cgen_insn *insn = ilist->insn;
|
|
|
|
|
|
|
|
|
|
#if 0 /* not needed as unsupported opcodes shouldn't be in the hash lists */
|
|
|
|
|
/* Is this insn supported by the selected cpu? */
|
|
|
|
|
if (! m32r_cgen_insn_supported (insn))
|
|
|
|
|
continue;
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
#if 1 /* FIXME: wip */
|
|
|
|
|
/* If the RELAX attribute is set, this is an insn that shouldn't be
|
|
|
|
|
chosen immediately. Instead, it is used during assembler/linker
|
|
|
|
|
relaxation if possible. */
|
|
|
|
|
if (CGEN_INSN_ATTR (insn, CGEN_INSN_RELAX) != 0)
|
|
|
|
|
continue;
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
str = start;
|
|
|
|
|
|
|
|
|
|
/* Record a default length for the insn. This will get set to the
|
|
|
|
|
correct value while parsing. */
|
|
|
|
|
/* FIXME: wip */
|
|
|
|
|
CGEN_FIELDS_BITSIZE (fields) = CGEN_INSN_BITSIZE (insn);
|
|
|
|
|
|
|
|
|
|
/* ??? The extent to which moving the parse and insert handlers into
|
|
|
|
|
this function (thus removing the function call) will speed things up
|
|
|
|
|
is unclear. The simplicity and flexibility of the current scheme is
|
|
|
|
|
appropriate for now. One could have the best of both worlds with
|
|
|
|
|
inline functions but of course that would only work for gcc. Since
|
|
|
|
|
we're machine generating some code we could do that here too. Maybe
|
|
|
|
|
later. */
|
|
|
|
|
if (! (*CGEN_PARSE_FN (insn)) (insn, &str, fields))
|
|
|
|
|
{
|
|
|
|
|
(*CGEN_INSERT_FN (insn)) (insn, fields, buf);
|
|
|
|
|
/* It is up to the caller to actually output the insn and any
|
|
|
|
|
queued relocs. */
|
|
|
|
|
return insn;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Try the next entry. */
|
|
|
|
|
}
|
|
|
|
|
|
1997-04-10 21:58:28 +00:00
|
|
|
|
/* FIXME: We can return a better error message than this.
|
|
|
|
|
Need to track why it failed and pick the right one. */
|
|
|
|
|
{
|
|
|
|
|
static char errbuf[100];
|
|
|
|
|
sprintf (errbuf, "bad instruction `%.50s%s'",
|
|
|
|
|
start, strlen (start) > 50 ? "..." : "");
|
|
|
|
|
*errmsg = errbuf;
|
|
|
|
|
return NULL;
|
|
|
|
|
}
|
1997-04-04 21:07:02 +00:00
|
|
|
|
}
|
|
|
|
|
|
1997-04-10 21:58:28 +00:00
|
|
|
|
#if 0 /* This calls back to GAS which we can't do without care. */
|
|
|
|
|
|
1997-04-04 21:07:02 +00:00
|
|
|
|
/* Record each member of OPVALS in the assembler's symbol table.
|
1997-04-10 21:58:28 +00:00
|
|
|
|
This lets GAS parse registers for us.
|
|
|
|
|
??? Interesting idea but not currently used. */
|
1997-04-04 21:07:02 +00:00
|
|
|
|
|
|
|
|
|
void
|
|
|
|
|
m32r_cgen_asm_hash_keywords (opvals)
|
|
|
|
|
struct cgen_keyword *opvals;
|
|
|
|
|
{
|
|
|
|
|
struct cgen_keyword_search search = cgen_keyword_search_init (opvals, NULL);
|
|
|
|
|
const struct cgen_keyword_entry *ke;
|
|
|
|
|
|
|
|
|
|
while ((ke = cgen_keyword_search_next (&search)) != NULL)
|
|
|
|
|
{
|
|
|
|
|
#if 0 /* Unnecessary, should be done in the search routine. */
|
|
|
|
|
if (! m32r_cgen_opval_supported (ke))
|
|
|
|
|
continue;
|
|
|
|
|
#endif
|
|
|
|
|
cgen_asm_record_register (ke->name, ke->value);
|
|
|
|
|
}
|
|
|
|
|
}
|
1997-04-10 21:58:28 +00:00
|
|
|
|
|
|
|
|
|
#endif /* 0 */
|