6a2619f953
With this change all gas and most ld tests pass when configured for arm-linux. It doesn't look like these configurations have been tested in a long time but this attempts to stem the bit-rot slightly. gas/testsuite/ChangeLog: 2014-07-10 Will Newton <will.newton@linaro.org> * gas/arm/bl-local-2.d: Only enable the test on EABI and NaCl configurations. * gas/arm/bl-local-v4t.d: Likewise. * gas/arm/blx-local.d: Likewise. * gas/arm/branch-reloc.d: Likewise. ld/testsuite/ChangeLog: 2014-07-10 Will Newton <will.newton@linaro.org> * ld-arm/arm-elf.exp (armelftests_nonacl): Move Cortex-A8 fix tests, IFUNC tests and other EABI requiring tests to... (armeabitests_nonacl): ...here. * ld-arm/arm-app-abs32.d: Loosen regex for architecture type to allow test to pass on configurations without an attributes section. * ld-arm/arm-app.d: Likewise. * ld-arm/arm-lib-plt32.d: Likewise. * ld-arm/arm-lib.d: Likewise. * ld-arm/arm-static-app.d: Likewise. * ld-arm/armthumb-lib.d: Likewise. * ld-arm/cortex-a8-far.d: Likewise. * ld-arm/farcall-mixed-app.d: Likewise. * ld-arm/farcall-mixed-lib-v4t.d: Likewise. * ld-arm/farcall-mixed-lib.d: Likewise. * ld-arm/mixed-app-v5.d: Likewise. * ld-arm/mixed-app.d: Likewise. * ld-arm/mixed-lib.d: Likewise. * ld-arm/tls-app.d: Likewise. * ld-arm/tls-descrelax-be32.d: Likewise. * ld-arm/tls-descrelax.d: Likewise. * ld-arm/tls-descseq.d: Likewise. * ld-arm/tls-gdesc-got.d: Likewise. * ld-arm/tls-gdesc.d: Likewise. * ld-arm/tls-gdierelax.d: Likewise. * ld-arm/tls-gdierelax2.d: Likewise. * ld-arm/tls-gdlerelax.d: Likewise. * ld-arm/tls-lib-loc.d: Likewise. * ld-arm/tls-lib.d: Likewise. * ld-arm/tls-thumb1.d: Likewise.
30 lines
797 B
Makefile
30 lines
797 B
Makefile
|
|
tmpdir/arm-app-abs32: file format elf32-(little|big)arm.*
|
|
architecture: arm.*, flags 0x00000112:
|
|
EXEC_P, HAS_SYMS, D_PAGED
|
|
start address .*
|
|
|
|
Disassembly of section .plt:
|
|
|
|
.* <lib_func1@plt-0x14>:
|
|
+.*: e52de004 push {lr} ; \(str lr, \[sp, #-4\]!\)
|
|
+.*: e59fe004 ldr lr, \[pc, #4\] ; .* <lib_func1@plt-0x4>
|
|
+.*: e08fe00e add lr, pc, lr
|
|
+.*: e5bef008 ldr pc, \[lr, #8\]!
|
|
+.*: .* .*
|
|
.* <lib_func1@plt>:
|
|
+.*: e28fc6.* add ip, pc, #.*
|
|
+.*: e28cca.* add ip, ip, #.* ; .*
|
|
+.*: e5bcf.* ldr pc, \[ip, #.*\]!.*
|
|
Disassembly of section .text:
|
|
|
|
.* <_start>:
|
|
+.*: e1a0c00d mov ip, sp
|
|
+.*: e92dd800 push {fp, ip, lr, pc}
|
|
+.*: e59f0004 ldr r0, \[pc, #4\] ; .* <_start\+0x14>
|
|
+.*: e89d6800 ldm sp, {fp, sp, lr}
|
|
+.*: e12fff1e bx lr
|
|
+.*: .* .*
|
|
|
|
.* <app_func2>:
|
|
+.*: e12fff1e bx lr
|