2006-03-03 15:57:43 +00:00
|
|
|
|
2006-03-03 Shrirang Khisti <shrirangk@kpitcummins.com)
|
|
|
|
|
|
|
|
|
|
* xc16x-asm.c: Regenerate.
|
|
|
|
|
* xc16x-dis.c: Regenerate.
|
|
|
|
|
* xc16x-ibld.c: Regenerate.
|
|
|
|
|
|
2006-02-27 16:26:26 +00:00
|
|
|
|
2006-02-27 Carlos O'Donell <carlos@codesourcery.com>
|
|
|
|
|
|
|
|
|
|
* po/Make-in: Add html target.
|
|
|
|
|
|
2006-02-27 15:35:37 +00:00
|
|
|
|
2006-02-27 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (IS_3BYTE_OPCODE): New for 3-byte opcodes used by
|
|
|
|
|
Intel Merom New Instructions.
|
|
|
|
|
(THREE_BYTE_0): Likewise.
|
|
|
|
|
(THREE_BYTE_1): Likewise.
|
|
|
|
|
(three_byte_table): Likewise.
|
|
|
|
|
(dis386_twobyte): Use THREE_BYTE_0 for entry 0x38. Use
|
|
|
|
|
THREE_BYTE_1 for entry 0x3a.
|
|
|
|
|
(twobyte_has_modrm): Updated.
|
|
|
|
|
(twobyte_uses_SSE_prefix): Likewise.
|
|
|
|
|
(print_insn): Handle 3-byte opcodes used by Intel Merom New
|
|
|
|
|
Instructions.
|
|
|
|
|
|
2006-02-25 01:33:24 +00:00
|
|
|
|
2006-02-24 David S. Miller <davem@sunset.davemloft.net>
|
|
|
|
|
|
|
|
|
|
* sparc-dis.c (v9_priv_reg_names): Add "gl" entry.
|
|
|
|
|
(v9_hpriv_reg_names): New table.
|
|
|
|
|
(print_insn_sparc): Allow values up to 16 for '?' and '!'.
|
|
|
|
|
New cases '$' and '%' for read/write hyperprivileged register.
|
|
|
|
|
* sparc-opc.c (sparc_opcodes): Add new entries for UA2005
|
|
|
|
|
window handling and rdhpr/wrhpr instructions.
|
|
|
|
|
|
[include/elf]
* m32c.h: Add relax relocs.
[cpu]
* m32c.cpu (RL_TYPE): New attribute, with macros.
(Lab-8-24): Add RELAX.
(unary-insn-defn-g, binary-arith-imm-dst-defn,
binary-arith-imm4-dst-defn): Add 1ADDR attribute.
(binary-arith-src-dst-defn): Add 2ADDR attribute.
(jcnd16-5, jcnd16, jcnd32, jmp16.s, jmp16.b, jmp16.w, jmp16.a,
jmp32.s, jmp32.b, jmp32.w, jmp32.a, jsr16.w, jsr16.a): Add JUMP
attribute.
(jsri16, jsri32): Add 1ADDR attribute.
(jsr32.w, jsr32.a): Add JUMP attribute.
[opcodes]
* m32c-desc.c: Regenerate with linker relaxation attributes.
* m32c-desc.h: Likewise.
* m32c-dis.c: Likewise.
* m32c-opc.c: Likewise.
[gas]
* config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
(tc_gen_reloc): Don't define.
* config/tc-m32c.c (rl_for, relaxable): New convenience macros.
(OPTION_LINKRELAX): New.
(md_longopts): Add it.
(m32c_relax): New.
(md_parse_options): Set it.
(md_assemble): Emit relaxation relocs as needed.
(md_convert_frag): Emit relaxation relocs as needed.
(md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
(m32c_apply_fix): New.
(tc_gen_reloc): New.
(m32c_force_relocation): Force out jump relocs when relaxing.
(m32c_fix_adjustable): Return false if relaxing.
[bfd]
* elf32-m32c.c (m32c_elf_howto_table): Add relaxation relocs.
(m32c_elf_relocate_section): Don't relocate them.
(compare_reloc): New.
(relax_reloc): Remove.
(m32c_offset_for_reloc): New.
(m16c_addr_encodings): New.
(m16c_jmpaddr_encodings): New.
(m32c_addr_encodings): New.
(m32c_elf_relax_section): Relax jumps and address displacements.
(m32c_elf_relax_delete_bytes): Adjust for internal syms. Fix up
short jumps.
* reloc.c: Add m32c relax relocs.
* libbfd.h: Regenerate.
2006-02-24 22:10:36 +00:00
|
|
|
|
2006-02-24 DJ Delorie <dj@redhat.com>
|
|
|
|
|
|
|
|
|
|
* m32c-desc.c: Regenerate with linker relaxation attributes.
|
|
|
|
|
* m32c-desc.h: Likewise.
|
|
|
|
|
* m32c-dis.c: Likewise.
|
|
|
|
|
* m32c-opc.c: Likewise.
|
|
|
|
|
|
2006-02-24 Paul Brook <paul@codesourcery.com>
gas/
* config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
(struct asm_barrier_opt): Define.
(arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
(parse_psr): Accept V7M psr names.
(parse_barrier): New function.
(enum operand_parse_code): Add OP_oBARRIER.
(parse_operands): Implement OP_oBARRIER.
(do_barrier): New function.
(do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
(do_t_cpsi): Add V7M restrictions.
(do_t_mrs, do_t_msr): Validate V7M variants.
(md_assemble): Check for NULL variants.
(v7m_psrs, barrier_opt_names): New tables.
(insns): Add V7 instructions. Mark V6 instructions absent from V7M.
(md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
(arm_cpu_option_table): Add Cortex-M3, R4 and A8.
(arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
(struct cpu_arch_ver_table): Define.
(cpu_arch_ver): New.
(aeabi_set_public_attributes): Use cpu_arch_ver. Set
Tag_CPU_arch_profile.
* doc/c-arm.texi: Document new cpu and arch options.
gas/testsuite/
* gas/arm/thumb32.d: Fix expected msr and mrs output.
* gas/arm/arch7.d: New test.
* gas/arm/arch7.s: New test.
* gas/arm/arch7m-bad.l: New test.
* gas/arm/arch7m-bad.d: New test.
* gas/arm/arch7m-bad.s: New test.
include/opcode/
* arm.h: Add V7 feature bits.
opcodes/
* arm-dis.c (arm_opcodes): Add V7 instructions.
(thumb32_opcodes): Ditto. Handle V7M MSR/MRS variants.
(print_arm_address): New function.
(print_insn_arm): Use it. Add 'P' and 'U' cases.
(psr_name): New function.
(print_insn_thumb32): Add 'U', 'C' and 'D' cases.
2006-02-24 15:36:36 +00:00
|
|
|
|
2006-02-24 Paul Brook <paul@codesourcery.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (arm_opcodes): Add V7 instructions.
|
|
|
|
|
(thumb32_opcodes): Ditto. Handle V7M MSR/MRS variants.
|
|
|
|
|
(print_arm_address): New function.
|
|
|
|
|
(print_insn_arm): Use it. Add 'P' and 'U' cases.
|
|
|
|
|
(psr_name): New function.
|
|
|
|
|
(print_insn_thumb32): Add 'U', 'C' and 'D' cases.
|
|
|
|
|
|
2006-02-23 21:36:18 +00:00
|
|
|
|
2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
* ia64-opc-i.c (bXc): New.
|
|
|
|
|
(mXc): Likewise.
|
|
|
|
|
(OpX2TaTbYaXcC): Likewise.
|
|
|
|
|
(TF). Likewise.
|
|
|
|
|
(TFCM). Likewise.
|
|
|
|
|
(ia64_opcodes_i): Add instructions for tf.
|
|
|
|
|
|
|
|
|
|
* ia64-opc.h (IMMU5b): New.
|
|
|
|
|
|
|
|
|
|
* ia64-asmtab.c: Regenerated.
|
|
|
|
|
|
2006-02-23 14:49:32 +00:00
|
|
|
|
2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
* ia64-gen.c: Update copyright years.
|
|
|
|
|
* ia64-opc-b.c: Likewise.
|
|
|
|
|
|
2006-02-23 00:17:24 +00:00
|
|
|
|
2006-02-22 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
* ia64-gen.c (lookup_regindex): Handle ".vm".
|
|
|
|
|
(print_dependency_table): Handle '\"'.
|
|
|
|
|
|
|
|
|
|
* ia64-ic.tbl: Updated from SDM 2.2.
|
|
|
|
|
* ia64-raw.tbl: Likewise.
|
|
|
|
|
* ia64-waw.tbl: Likewise.
|
|
|
|
|
* ia64-asmtab.c: Regenerated.
|
|
|
|
|
|
|
|
|
|
* ia64-opc-b.c (ia64_opcodes_b): Add vmsw.0 and vmsw.1.
|
|
|
|
|
|
2006-02-17 14:36:28 +00:00
|
|
|
|
2006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
|
|
|
|
|
Anil Paranjape <anilp1@kpitcummins.com>
|
|
|
|
|
Shilin Shakti <shilins@kpitcummins.com>
|
|
|
|
|
|
|
|
|
|
* xc16x-desc.h: New file
|
|
|
|
|
* xc16x-desc.c: New file
|
|
|
|
|
* xc16x-opc.h: New file
|
|
|
|
|
* xc16x-opc.c: New file
|
|
|
|
|
* xc16x-ibld.c: New file
|
|
|
|
|
* xc16x-asm.c: New file
|
|
|
|
|
* xc16x-dis.c: New file
|
|
|
|
|
* Makefile.am: Entries for xc16x
|
|
|
|
|
* Makefile.in: Regenerate
|
|
|
|
|
* cofigure.in: Add xc16x target information.
|
|
|
|
|
* configure: Regenerate.
|
|
|
|
|
* disassemble.c: Add xc16x target information.
|
|
|
|
|
|
2006-02-11 18:08:35 +00:00
|
|
|
|
2006-02-11 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (dis386_twobyte): Use "movZ" for debug register
|
|
|
|
|
moves.
|
|
|
|
|
|
2006-02-11 17:00:59 +00:00
|
|
|
|
2006-02-11 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c ('Z'): Add a new macro.
|
|
|
|
|
(dis386_twobyte): Use "movZ" for control register moves.
|
|
|
|
|
|
2006-02-10 12:05:12 +00:00
|
|
|
|
2006-02-10 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* iq2000-asm.c: Regenerate.
|
|
|
|
|
|
* bfd/archures.c (bfd_mach_mcf5200, bfd_mach_mcf5206e,
bfd_mach_mcf5307, bfd_mach_mcf5407, bfd_mach_mcf528x,
bfd_mach_mcfv4e, bfd_mach_mcf521x, bfd_mach_mcf5249,
bfd_mach_mcf547x, bfd_mach_mcf548x): Remove.
(bfd_mach_mcf_isa_a, bfd_mach_mcf_isa_a_div,
bfd_mach_mcf_isa_a_div_mac, bfd_mach_mcf_isa_a_div_emac,
bfd_mach_mcf_isa_aplus, bfd_mach_mcf_isa_aplus_mac,
bfd_mach_mcf_isa_aplus_emac, bfd_mach_mcf_isa_aplus_usp,
bfd_mach_mcf_isa_aplus_usp_mac, bfd_mach_mcf_isa_aplus_usp_emac,
bfd_mach_mcf_isa_b, bfd_mach_mcf_isa_b_mac, bfd_mach_mcf_isa_b_emac,
bfd_mach_mcf_isa_b_usp_float, bfd_mach_mcf_isa_b_usp_float_mac,
bfd_mach_mcf_isa_b_usp_float_emac): New.
(bfd_default_scan): Update coldfire mapping.
* bfd/bfd-in.h (bfd_m68k_mach_to_features,
bfd_m68k_features_to_mach): Declare.
* bfd/bfd-in2.h: Rebuilt.
* bfd/cpu-m68k.c (arch_info_struct): Add new coldfire machines,
adjust legacy names.
(m68k_arch_features): New.
(bfd_m68k_mach_to_features,
bfd_m68k_features_to_mach): Define.
* bfd/elf32-m68k.c (elf32_m68k_object_p): New.
(elf32_m68k_merge_private_bfd_data): Merge the CF EF flags.
(elf32_m68k_print_private_bfd_data): Print the CF EF flags.
(elf_backend_object_p): Define.
* bfd/ieee.c (ieee_write_processor): Update coldfire machines.
* bfd/libbfd.h: Rebuilt.
* gas/config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
mcf5329_control_regs): New.
(not_current_architecture, selected_arch, selected_cpu): New.
(m68k_archs, m68k_extensions): New.
(archs): Renamed to ...
(m68k_cpus): ... here. Adjust.
(n_arches): Remove.
(md_pseudo_table): Add arch and cpu directives.
(find_cf_chip, m68k_ip): Adjust table scanning.
(no_68851, no_68881): Remove.
(md_assemble): Lazily initialize.
(select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
(md_init_after_args): Move functionality to m68k_init_arch.
(mri_chip): Adjust table scanning.
(md_parse_option): Reimplement 'm' processing to add -march & -mcpu
options with saner parsing.
(m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
m68k_init_arch): New.
(s_m68k_cpu, s_m68k_arch): New.
(md_show_usage): Adjust.
(m68k_elf_final_processing): Set CF EF flags.
* gas/config/tc-m68k.h (m68k_init_after_args): Remove.
(tc_init_after_args): Remove.
* gas/doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
(M68k-Directives): Document .arch and .cpu directives.
* gas/testsuite/gas/m68k/all.exp: Add arch-cpu-1 test.
* gas/testsuite/gas/m68k/arch-cpu-1.[sd]: New.
* include/elf/m68k.h (EF_CPU32, EF_M68000, EF_CFV4E): Rename to ...
(EF_M68K_CPU32, EF_M68K_M68000, EF_M68K_CFV4E): ... here.
(EF_M68K_ISA_MASK, EF_M68K_ISA_A, EF_M68K_M68K_ISA_A_PLUS,
EF_M68K_ISA_B, EF_M68K_HW_DIV, EF_M68K_MAC_MASK, EF_M68K_MAC,
EF_M68K_EMAC, EF_M68K_USP, EF_M68K_FLOAT): New.
* include/opcode/m68k.h (m68008, m68ec030, m68882): Remove.
(m68k_mask): New.
(cpu_m68k, cpu_cf): New.
(mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
* opcodes/m68k-dis.c (print_insn_m68k): Use
bfd_m68k_mach_to_features.
* binutils/readelf.c (get_machine_flags): Add logic for EF_M68K flags.
2006-02-07 19:01:10 +00:00
|
|
|
|
2006-02-07 Nathan Sidwell <nathan@codesourcery.com>
|
|
|
|
|
|
|
|
|
|
* m68k-dis.c (print_insn_m68k): Use bfd_m68k_mach_to_features.
|
|
|
|
|
|
* mips-opc.c: Add I33 masks to these MIPS32R2 instructions: prefx,
ceil.l.d, ceil.l.s, cvt.d.l, cvt.l.d, cvt.l.s, cvt.s.l, floor.l.d,
floor.l.s, ldxc1, lwxc1, madd.d, madd.s, msub.d, msub.s, nmadd.d,
nmadd.s, nmsub.d, nmsub.s, recip.d, recip.s, round.l.d, rsqrt.d,
rsqrt.s, sdxc1, swxc1, trunc.l.d, trunc.l.s.
2006-01-26 15:14:57 +00:00
|
|
|
|
2006-01-26 David Ung <davidu@mips.com>
|
|
|
|
|
|
|
|
|
|
* mips-opc.c: Add I33 masks to these MIPS32R2 instructions: prefx,
|
|
|
|
|
ceil.l.d, ceil.l.s, cvt.d.l, cvt.l.d, cvt.l.s, cvt.s.l, floor.l.d,
|
|
|
|
|
floor.l.s, ldxc1, lwxc1, madd.d, madd.s, msub.d, msub.s, nmadd.d,
|
|
|
|
|
nmadd.s, nmsub.d, nmsub.s, recip.d, recip.s, round.l.d, rsqrt.d,
|
|
|
|
|
rsqrt.s, sdxc1, swxc1, trunc.l.d, trunc.l.s.
|
|
|
|
|
|
2006-01-18 13:48:46 +00:00
|
|
|
|
2006-01-18 Arnold Metselaar <arnoldm@sourceware.org>
|
|
|
|
|
|
|
|
|
|
* z80-dis.c (struct buffer, prt_d, prt_d_n, arit_d, ld_r_d,
|
|
|
|
|
ld_d_r, pref_xd_cb): Use signed char to hold data to be
|
|
|
|
|
disassembled.
|
|
|
|
|
* z80-dis.c (TXTSIZ): Increase buffer size to 24, this fixes
|
|
|
|
|
buffer overflows when disassembling instructions like
|
|
|
|
|
ld (ix+123),0x23
|
|
|
|
|
* z80-dis.c (opc_ind, pref_xd_cb): Suppress '+' in an indexed
|
|
|
|
|
operand, if the offset is negative.
|
|
|
|
|
|
2006-01-17 21:15:56 +00:00
|
|
|
|
2006-01-17 Arnold Metselaar <arnoldm@sourceware.org>
|
|
|
|
|
|
|
|
|
|
* z80-dis.c (struct buffer, prt_d, prt_d_n, pref_xd_cb): Use
|
|
|
|
|
unsigned char to hold data to be disassembled.
|
|
|
|
|
|
2006-01-17 17:39:20 +00:00
|
|
|
|
2006-01-17 Andreas Schwab <schwab@suse.de>
|
|
|
|
|
|
|
|
|
|
PR binutils/1486
|
|
|
|
|
* disassemble.c (disassemble_init_for_target): Set
|
|
|
|
|
disassembler_needs_relocs for bfd_arch_arm.
|
|
|
|
|
|
2006-01-16 16:23:30 +00:00
|
|
|
|
2006-01-16 Paul Brook <paul@codesourcery.com>
|
|
|
|
|
|
2006-01-16 23:15:07 +00:00
|
|
|
|
* m68k-opc.c (m68k_opcodes): Fix opcodes for ColdFire f?abss,
|
2006-01-16 16:23:30 +00:00
|
|
|
|
f?add?, and f?sub? instructions.
|
|
|
|
|
|
2006-01-16 16:15:17 +00:00
|
|
|
|
2006-01-16 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* po/zh_CN.po: New Chinese (simplified) translation.
|
|
|
|
|
* configure.in (ALL_LINGUAS): Add "zh_CH".
|
|
|
|
|
* configure: Regenerate.
|
|
|
|
|
|
2006-01-15 16:35:21 +00:00
|
|
|
|
2006-01-05 Paul Brook <paul@codesourcery.com>
|
|
|
|
|
|
|
|
|
|
* m68k-opc.c (m68k_opcodes): Add missing ColdFire fdsqrtd entry.
|
|
|
|
|
|
2006-01-06 23:25:36 +00:00
|
|
|
|
2006-01-06 DJ Delorie <dj@redhat.com>
|
|
|
|
|
|
|
|
|
|
* m32c-desc.c: Regenerate.
|
|
|
|
|
* m32c-opc.c: Regenerate.
|
|
|
|
|
* m32c-opc.h: Regenerate.
|
|
|
|
|
|
2006-01-03 22:06:18 +00:00
|
|
|
|
2006-01-03 DJ Delorie <dj@redhat.com>
|
|
|
|
|
|
|
|
|
|
* cgen-ibld.in (extract_normal): Avoid memory range errors.
|
|
|
|
|
* m32c-ibld.c: Regenerated.
|
|
|
|
|
|
2006-01-16 23:15:07 +00:00
|
|
|
|
For older changes see ChangeLog-2005
|
1999-05-03 07:29:11 +00:00
|
|
|
|
|
|
|
|
|
Local Variables:
|
2001-01-11 19:01:42 +00:00
|
|
|
|
mode: change-log
|
|
|
|
|
left-margin: 8
|
|
|
|
|
fill-column: 74
|
1999-05-03 07:29:11 +00:00
|
|
|
|
version-control: never
|
|
|
|
|
End:
|